#### **DESCRIPTION**

The 8280 Decade Counter and 8281 16-State Binary Counter are four-bit suybsystems providing a wide variety of counter/storage register applications with a minimum number of packages.

The 8280 Decade Counter can be connected in the familiar BCD counting mode, in a divide-by-two and divide-by-five configuration or in the Bi-Quinary mode. The Bi-Quinary mode produces a square wave output which is particularly useful in frequency synthesizer applications.

The 8281 Binary Counter may be connected as a divide-by-two, eight, or sixteen counter.

Both devices have strobed parallel-entry capability so that the counter may be set to any desired output state. A HIGH or LOW at data input will be transferred to the associated output when the strobe input is LOW. For additional felxibility, both units are provided with a reset input which is common to all four bits. A LOW on the Reset line forces all four outputs LOW.

The counting operation is performed on the falling (negative-going) edge of the input clock pulse, however there is no restriction on the transition time since the individual binaries are level-sensitive.

#### **PIN CONFIGURATION**



### ORDERING CODE (See Section 9 for further Package and Ordering Information)

| PACKAGES    | PIN<br>CONF. |        | - | RANGES<br>0°C to +75°C | MILITARY RANGES  V <sub>CC</sub> =5V±5%; T <sub>A</sub> =-55°C to +125 |   |        |  |  |
|-------------|--------------|--------|---|------------------------|------------------------------------------------------------------------|---|--------|--|--|
| Plastic DIP | Fig. A       | N8280N | • | N8281N                 |                                                                        |   |        |  |  |
| Ceramic DIP | Fig. A       | N8280F | • | N8281F                 | S8280F                                                                 | • | S8281F |  |  |
| Flatpak     | Fig. B       |        |   |                        | \$8280W                                                                | • | S8281W |  |  |

#### DC ELECTRICAL CHARACTERISTICS

| PARAMETER       |                                                                              | TEST CONDITIONS                                 |                              | 8280                         |                              | 8281                         |                |  |
|-----------------|------------------------------------------------------------------------------|-------------------------------------------------|------------------------------|------------------------------|------------------------------|------------------------------|----------------|--|
|                 | TANAMETEN                                                                    | 1201 GONDINGNO                                  | Min                          | Max                          | Min                          | Max                          | UNIT           |  |
| VOH             | Output HIGH voltage                                                          | $V_{CC} = 4.75V, I_{OH} = -800\mu A$            | 2.6                          |                              | 2.6                          |                              | ٧              |  |
| VOL             | Output LOW voltage                                                           | V <sub>CC</sub> = 4.75, I <sub>OL</sub> = 16mA  |                              | 0.4                          |                              | 0.4                          | V              |  |
| IH              | Input HIGH current<br>Strobe, Data inputs<br>Reset, Clock 1<br>Clock 2       | V <sub>C</sub> = 5.25V, V <sub>IN</sub> = 4.5V  |                              | 40<br>80<br>80               |                              | 40<br>80<br>40               | μΑ<br>μΑ<br>μΑ |  |
| ήL              | Input LOW current<br>Strobe input<br>Data input<br>Reset, Clock 1<br>Clock 2 | V <sub>CC</sub> = 5.25V, V <sub>IN</sub> = 0.4V | -0.1<br>-0.1<br>-0.1<br>-0.1 | -1.6<br>-1.2<br>-3.2<br>-3.2 | -0.1<br>-0.1<br>-0.1<br>-0.1 | -1.6<br>-1.2<br>-3.2<br>-1.6 | mA<br>mA<br>mA |  |
| V <sub>BD</sub> | Input breakdown voltage                                                      | V <sub>CC</sub> = 4.75V, I <sub>IN</sub> = 10mA | 5.5                          |                              | 5.5                          |                              | V              |  |
| los             | Output short circuit current                                                 | V <sub>CC</sub> = 5.25V, V <sub>OUT</sub> = OV  | -10                          | -60                          | -10                          | -60                          | mA             |  |
| lcc             | Supply current                                                               | V <sub>CC</sub> = 5.25V                         |                              | 45                           |                              | 45                           | mA             |  |

## LOGIC DIAGRAM



## **COUNT SEQUENCES** for 8280

| BCD DECADE (b) |                |                |                |                | BI-QU | INARY ( | c)             |                |                |
|----------------|----------------|----------------|----------------|----------------|-------|---------|----------------|----------------|----------------|
| COUNT          | Q <sub>3</sub> | Q <sub>2</sub> | Q <sub>1</sub> | Q <sub>O</sub> | COUNT | QO      | Q <sub>3</sub> | Q <sub>2</sub> | Q <sub>1</sub> |
| 0              | L              | L.             | L              | L              | 0     | L       | L              | L              | L              |
| 1              | L              | L              | L              | Н              | 1     | L       | L              | L              | Н              |
| 2              | L              | L              | Н              | L              | 2     | L       | L              | н              | L              |
| 3              | L              | · L            | Н              | . H            | 3     | L       | L              | н              | н              |
| 4              | L              | Н              | L              | L              | 4     | L       | н              | L              | L              |
| 5              | L              | Н              | L              | Н              | 5     | Н       | L,             | L              | L              |
| . 6            | L              | Н              | Н              | L              | 6     | Н       | L              | L.             | Н              |
| 7 :            | L              | Н              | Н              | Н              | 7     | Н       | L              | н              | L              |
| 8              | Н              | L.             | L              | L              | 8     | Н       | L              | Н              | Н              |
| 9              | Н              | L              | L              | н              | 9     | Н       | Н              | L              | L              |

#### NOTES

- b. Input applied to  $\text{CP}_0;\, \text{Q}_0$  connected to  $\text{CP}_1,\,$  c. Input applied to  $\text{CP}_1;\, \text{Q}_3$  connected to  $\text{CP}_0.$

## **LOGIC DIAGRAM**



## **COUNT SEQUENCES for 8281**

|       | 4-BIT BINARY(b) |                |                |                |  |  |  |
|-------|-----------------|----------------|----------------|----------------|--|--|--|
| COUNT | Q <sub>3</sub>  | Q <sub>2</sub> | Q <sub>1</sub> | Q <sub>0</sub> |  |  |  |
| 0     | L               | L              | L              | L              |  |  |  |
| 1     | L               | L              | L              | Н              |  |  |  |
| 2     | L               | L              | н              | L              |  |  |  |
| 3     | L               | L              | н              | н              |  |  |  |
| 4     | L               | ·H             | L              | L              |  |  |  |
| 5     | L               | Н              | L              | H              |  |  |  |
| 6     | L               | Н              | н              | L              |  |  |  |
| 7     | L               | Н              | Н              | Н              |  |  |  |
| 8     | Н               | L              | L              | L              |  |  |  |
| 9     | Н               | L              | L              | Н              |  |  |  |
| 10    | Н               | L              | Н              | L              |  |  |  |
| 11    | н               | L              | Н              | Н              |  |  |  |
| . 12  | Н               | Н              | L              | L              |  |  |  |
| 13    | н               | н              | L              | н              |  |  |  |
| 14    | н               | Н              | Н              | L              |  |  |  |
| 15    | Н               | Н              | Н              | Н              |  |  |  |

b.  $\mathbf{Q}_0$  connected to  $\overline{\mathbf{CP}}_1$ ; input applied to  $\overline{\mathbf{CP}}_0$ 

## MODE SELECT—FUNCTION TABLE

| OPERATING MODE |    | INP    | OUTPUTS |        |                |
|----------------|----|--------|---------|--------|----------------|
| OPERATING MODE | MR | PL     | CP      | Dn     | Q <sub>n</sub> |
| Reset (Clear)  | L  | x      | x       | x      | L              |
| Parallel Load  | Н  | L<br>L | X<br>X  | L<br>H | L<br>H         |
| Count          | н  | н      | 1       | х      | count          |

H = HIGH voltage level

# AC CHARACTERISTICS: $T_A = 25^{\circ}C$ (See Section 4 for Test Circuits and Conditions)

|                                      |                                                        |                 |                 | 82               | 80                    | 82                                                   | 81       |          |
|--------------------------------------|--------------------------------------------------------|-----------------|-----------------|------------------|-----------------------|------------------------------------------------------|----------|----------|
| PARAMETER                            |                                                        | TEST CONDITIONS |                 | R <sub>1</sub> = | 24pF<br>= ∞Ω<br>84.5Ω | $C_L = 24pF$ $R_1 = \infty\Omega$ $R_2 = 84.5\Omega$ |          | UNIT     |
|                                      | ·                                                      |                 |                 | Min Max          |                       | Min Max                                              |          |          |
| fMAX                                 | Maximum count frequency                                | Figure 1        | CP <sub>0</sub> | 20               |                       | 20                                                   |          | MHz      |
| WIAA                                 | INIOA                                                  | i igui o i      | CP <sub>1</sub> | 10               |                       | 10                                                   |          | MHz      |
| <sup>t</sup> PLH<br><sup>t</sup> PHL | Propagaton delay<br>CP <sub>0</sub> to Q <sub>0</sub>  | Figure 1        |                 | 25<br>25         |                       | 25<br>25                                             | ns<br>ns |          |
| <sup>t</sup> PLH<br><sup>t</sup> PHL | Propagation delay<br>CP <sub>1</sub> to Q <sub>1</sub> | Figure 1        |                 | 25<br>25         |                       | 25<br>25                                             | ns<br>ns |          |
| <sup>†</sup> PLH<br><sup>†</sup> PHL | Propagation delay  CP <sub>1</sub> to Q <sub>2</sub>   | Figure 1        |                 |                  | 50<br>50              |                                                      | 50<br>50 | ns<br>ns |
| <sup>t</sup> PLH<br><sup>t</sup> PHL | Propagation delay<br>CP <sub>1</sub> to Q <sub>3</sub> | Figure 1        |                 |                  | 25<br>25              |                                                      | 75<br>75 | ns<br>ns |
| <sup>t</sup> PLH<br><sup>t</sup> PHL | Propagation delay<br>Data to output                    | Figure 2        |                 |                  | 40<br>35              |                                                      | 40<br>35 | ns<br>ns |
| tPLH<br>tPHL                         | Propagation delay PL to output                         | Figure 3        |                 |                  | 40<br>35              |                                                      | 40<br>35 | ns<br>ns |
| tPHL                                 | Propagation delay MR to output                         | Figure 4        |                 |                  | 45                    |                                                      | 45       | ns       |

L = LOW voltage level

X = Don't care

<sup>¥ =</sup> HIGH-to-LOW Clock Transition

# AC SETUP REQUIREMENTS: T<sub>A</sub> = 25°C (See Section 4 for Test Circuits and Conditions)

| PARAMETER |                        | TEST CONDITIONS | 82              | 80  | 8281 |     | UNIT |    |
|-----------|------------------------|-----------------|-----------------|-----|------|-----|------|----|
|           |                        |                 | Min             | Max | Min  | Max |      |    |
| tw        | Clock pulse width      | Figure 1        | CP <sub>0</sub> | 25  |      | 25  |      | ns |
|           |                        |                 | CP₁             | 25  |      | 25  |      | ns |
| tw        | MR pulse width         | Figure 4        | 35              |     | 35   |     | ns   |    |
| tw        | PL pulse width         | Figure 3        |                 | 35  |      | 35  |      | ns |
| trec      | Recovery time MR to CP | Figure 4        |                 | 75  |      | 75  |      | ns |
| trec      | Recovery time PL to CP | Figure 3        |                 | 40  |      | 40  |      | ns |

#### **AC WAVEFORMS**









## AC WAVEFORMS (Cont'd)

